Search

Michael Jeremy Wykes

from Coronado, CA
Age ~48

Michael Wykes Phones & Addresses

  • 1506 Da Nang Dr APT A, Coronado, CA 92118 (619) 319-5390
  • 6430 195Th Ave, Bonney Lake, WA 98391 (253) 863-2627 (360) 863-2627
  • 6521 192Nd Ave E, Sumner, WA 98390
  • Lake Tapps, WA
  • Moorpark, CA
  • Silverthorne, CO

Business Records

Name / Title
Company / Classification
Phones & Addresses
Michael J. Wykes
Branch Manager
The Sherwin-Williams Company
Ret Paint/Glass/Wallpaper
21507 State Rte 410 E, Sumner, WA 98391
(253) 862-1843, (253) 862-0207

Publications

Us Patents

System For, And Method Of, Minimizing Noise In An Integrated Circuit Chip

View page
US Patent:
55962840, Jan 21, 1997
Filed:
Nov 10, 1994
Appl. No.:
8/338012
Inventors:
Michael D. Wykes - Spring Valley CA
Michael J. Brunolli - Escondido CA
Assignee:
Brooktree Corporation - San Diego CA
International Classification:
H03K 1716
US Classification:
326 27
Abstract:
The noise from the effects of currents through distributed capacitances between electrical circuitry on an integrated circuit chip and the chip substrate is minimized, especially for analog circuitry mixed on the chip with digital circuitry. The invention separates a plurality of bits in each digital word into a plurality (e. g. 2) of segments. A first register off the chip latches the first bits in each word with a first clock signal. A second register off the chip latches the second bits in each word with a second clock signal delayed from the first clock signal. The first register bits are latched on the chip with the first clock signal by a third register. The delayed second register bits are latched on the chip by a fourth register with the second clock signal or with a delayed first clock signal having the same delay as the second clock signal. Substrate ties for the third and fourth registers may be connected to at least one, preferably a plurality, of bonding pads on the chip. The bits from the third and fourth registers may be combined on the chip into a single word.

System For, And Method Of, Minimizing Noise In An Integrated Circuit Chip

View page
US Patent:
57640742, Jun 9, 1998
Filed:
Sep 18, 1996
Appl. No.:
8/715234
Inventors:
Michael D. Wykes - Spring Valley CA
Michael J. Brunolli - Escondido CA
Assignee:
Brooktree Corporation - San Diego CA
International Classification:
H03K 1716
US Classification:
326 27
Abstract:
The noise from the effects of currents through distributed capacitances between electrical circuitry on an integrated circuit chip and the chip substrate is minimized, especially for analog circuitry mixed on the chip with digital circuitry. The invention separates a plurality of bits in each digital word into a plurality (e. g. 2) of segments. A first register off the chip latches the first bits in each word with a first clock signal. A second register off the chip latches the second bits in each word with a second clock signal delayed from the first clock signal. The first register bits are latched on the chip with the first clock signal by a third register. The delayed second register bits are latched on the chip by a fourth register with the second clock signal or with a delayed first clock signal having the same delay as the second clock signal. Substrate ties for the third and fourth registers may be connected to at least one, preferably a plurality, of bonding pads on the chip. The bits from the third and fourth registers may be combined on the chip into a single word.
Michael Jeremy Wykes from Coronado, CA, age ~48 Get Report