Search

Gregory Vahran Kabenjian

from Austin, TX
Age ~64

Gregory Kabenjian Phones & Addresses

  • 4513 Rio Robles Dr, Austin, TX 78746 (512) 327-2942
  • Lake Arrowhead, CA
  • 3213 Shadylawn Dr, Duarte, CA 91010
  • 19101 Beckwith Ter, Irvine, CA 92612
  • Pasadena, CA
  • La Verne, CA
  • Lovettsville, VA
  • 4513 Rio Robles Dr, Austin, TX 78746

Education

Degree: Graduate or professional degree

Interests

career opportunities, consulting offers,...

Industries

Computer Hardware

Resumes

Resumes

Gregory Kabenjian Photo 1

Sr. Engineering Manager At Dell Inc.

View page
Location:
Austin, Texas Area
Industry:
Computer Hardware
Experience:
DELL Inc. (Computer Hardware industry): Sr. Engineering Manager,  (-) Gateway (Privately Held; 1001-5000 employees; Computer Hardware industry): Senior Engineering Manager,  (1998-2002) AST Computer (Public Company; 1001-5000 employees; Comput...

Publications

Us Patents

Ventilated Backplane For Mounting Disk Drives In Computer Systems

View page
US Patent:
56802951, Oct 21, 1997
Filed:
Nov 13, 1995
Appl. No.:
8/556668
Inventors:
Bao G. Le - Orange CA
Gregory V. Kabenjian - Duarte CA
Assignee:
AST Research, Inc. - Irvine CA
International Classification:
H05K 720
US Classification:
361695
Abstract:
An improved cooling system for a computer system includes a ventilated backplane for a disk drive cage. The backplane is rigidly secured to the rear of the disk drive cage and includes a plurality of apertures therein to permit convective heat transfer between the inner cavity of the drive cage and the main enclosure of the computer system. A fan assembly is attached to the backplane on the side opposite the drive cage to further enhance heat transfer through the ventilation apertures. In one embodiment, the fan assembly includes a plenum attached to the backplane and a fan attached to the plenum. In another embodiment, a fan housing is attached to the backplane and incorporates one or more fans therein.

Method And Apparatus For Performing Efficient Direct Memory Access Data Transfers

View page
US Patent:
56131623, Mar 18, 1997
Filed:
Jan 4, 1995
Appl. No.:
8/368474
Inventors:
Gregory V. Kabenjian - Duarte CA
Assignee:
AST Research, Inc. - Irvine CA
International Classification:
G06F 1300
G06F 1328
US Classification:
395842
Abstract:
A method and apparatus provide a direct memory access (DMA) system that transfers data between a memory in a computer system and a plurality of I/O devices. The DMA system includes at least two channels which operate independently and in an interleaved manner so that multiple DMA transfers can occur concurrently. Each channel includes a pair of buffers so that data can be transferred between one buffer and memory at a rate determined by the memory and data can be transferred between the other buffer and the I/O device at a rate determined by the I/O device. Transfers between the two buffers occur at a data rate determined by the bus connecting the two buffers. Thus, the transfers between the two buffers occur in bursts to optimize the transfer and to reduce the amount of time that the bus is needed for the transfer. Therefore, the bus is available for transfers by the other DMA channel and by other devices on the bus.

Pipelined Data Ordering System Utilizing State Machines To Order Data Requests

View page
US Patent:
57376271, Apr 7, 1998
Filed:
Feb 7, 1997
Appl. No.:
8/796343
Inventors:
Gregory V. Kabenjian - Duarte CA
Assignee:
AST Research, Inc. - Irvine CA
International Classification:
G06F 1300
US Classification:
39580001
Abstract:
A data ordering system for use with personal computers having data pipelining capability is disclosed. The personal computer comprises a central processing unit (CPU) which issues data requests to one or more data exchange units, such as memory units or data Input/Output units. The data ordering system comprises a finite state machine (FSM) which receives inputs indicative of data requests transmitted by a central processing unit (CPU). The inputs cause the FSM to assume different output states which are indicative of the proper order of data requests. The state outputs of the FSM are used to enable or disable the transmission of data between the data exchange units and the CPU in order to insure the proper order of data responses to the issued data requests.

Bus Interface To A Raid Architecture

View page
US Patent:
56825099, Oct 28, 1997
Filed:
Dec 13, 1995
Appl. No.:
8/571386
Inventors:
Gregory V. Kabenjian - Duarte CA
Assignee:
AST Research, Inc. - Irvine CA
International Classification:
G06F 1300
G06F 1110
US Classification:
395309
Abstract:
A file server system provides increased bandwidth between a processor, a memory and a redundant array of inexpensive disks (RAID). The file server includes a processor connected to a processor bus. A first bridging circuit couples the processor bus to a peripheral bus. An array of disks is controlled by at least one disk controller. The disk controller is coupled to a local RAID bus. A second bridging circuit couples the local RAID bus to the processor bus independent of the first bridging circuit.

Pipelined Data Ordering System Utilizing State Machines To Data Requests

View page
US Patent:
56030428, Feb 11, 1997
Filed:
Dec 15, 1994
Appl. No.:
8/357132
Inventors:
Gregory V. Kabenjian - Duarte CA
Assignee:
AST Research, Inc. - Irvine CA
International Classification:
G06F 1300
US Classification:
395800
Abstract:
A data ordering system for use with personal computers having data pipelining capability is disclosed. The personal computer comprises a central processing unit (CPU) which issues data requests to one or more data exchange units, such as memory units or data Input/Output units. The data ordering system comprises a finite state machine (FSM) which receives inputs indicative of data requests transmitted by a central processing unit (CPU). The inputs cause the FSM to assume different output states which are indicative of the proper order of data requests. The state outputs of the FSM are used to enable or disable the transmission of data between the data exchange units and the CPU in order to insure the proper order of data responses to the issued data requests.
Gregory Vahran Kabenjian from Austin, TX, age ~64 Get Report