Search

Kai Chan Phones & Addresses

  • Daly City, CA
  • San Francisco, CA

Professional Records

Medicine Doctors

Kai Chan Photo 1

Kai W Chan, Berkeley CA

View page
Specialties:
Acupuncture
Address:
2228 6Th St, Berkeley, CA 94710
(510) 540-6267 (Phone), (510) 540-6212 (Fax)

212 9Th St Suite 107A, Oakland, CA 94607
(510) 835-1188 (Phone)
Languages:
English

Lawyers & Attorneys

Kai Chan Photo 2

Kai Chan - Lawyer

View page
Office:
King & Company
ISLN:
919746334
Admitted:
1997
Kai Chan Photo 3

Kai Chui Chan, San Francisco CA - Lawyer

View page
Address:
SSA/ODAR
301 Howard St, San Francisco, CA 94105
(866) 770-1221 (Office)
Licenses:
California - Active 1997
Education:
University of California, Hastings College of the Law
State University of New York at Buffalo School of Law
Kai Chan Photo 4

Kai Chan - Lawyer

View page
Office:
Lo, Chan & Leung
ISLN:
919754742
Admitted:
1982

Resumes

Resumes

Kai Chan Photo 5

Kai Chan Arcadia, CA

View page
Work:
Karl-Thomson Securities Company, Ltd
Hong Kong
Jul 2013 to Sep 2013
Summer Research Assistant

Merrill Lynch Wealth Management
Walnut Creek, CA
2010 to 2012
Summer Intern

Summer Trainee Program
2008 to 2008

Education:
University of California
San Diego, CA
2013
Bachelor of Arts in Economics

Business Records

Name / Title
Company / Classification
Phones & Addresses
Mr. Kai Shing Chan
Y2K Computers Inc
Computers - Service & Repair
545 Steeles Ave W, Unit #5, Brampton, ON L6Y 4E7
(905) 456-7899, (905) 456-8122
Kai Chong Chan
Principal
Mjcmx Investments LLC
Investment Advisory Service
2725 Oakdale Ave, San Francisco, CA 94124
Kai Chan
Principal
Chan. Kai Man
Nonclassifiable Establishments
83 Woodside Ave, Daly City, CA 94015
Kai Chong Chan
Mjc Group LLC
Holding Company
2725 Oakdale Ave, San Francisco, CA 94124
Kai Chong Chan
Mjc Mx Investments, LLC
Investment
2725 Oakdale Ave, San Francisco, CA 94124
Kai Fay Chan
K & E Bergamo, LC
Property Management
157 Waverly Pl, San Francisco, CA 94108
8894 Bergamo Cir, Stockton, CA 95212
Kai Shing Chan
Y2K Computers Inc
Computers - Service & Repair
(905) 456-7899, (905) 456-8122
Kai Kwong Chan
General Manager
RIVER2SEA, LLC
Wholesaler · Ret Sporting Goods/Bicycles
3701 Collins Ave, Richmond, CA 94806
(510) 237-2405

Publications

Isbn (Books And Publications)

Sports Medicine for Specific Ages and Abilities

View page
Author

Kai Ming Chan

ISBN #

0443061289

Combinatorial and Computational Algebra: International Conference on Combinatorial and Computational Algebra, May 24-29, 1999 the University of Hong Kong, Hong Kong Sar, China

View page
Author

Kai Yuen Chan

ISBN #

0821819844

Us Patents

Automatic Delay Matching Circuit For Data Serializer

View page
US Patent:
6677793, Jan 13, 2004
Filed:
Feb 3, 2003
Appl. No.:
10/357827
Inventors:
Kai Keung Chan - Fremont CA
Jung-Sheng Hoei - Newark CA
Pankaj Joshi - Milpitas CA
Leo Fang - Belmont CA
Assignee:
LSI Logic Corporation - Milpitas CA
International Classification:
H03L 706
US Classification:
327158, 327291
Abstract:
An automatic delay matching circuit for a data serializer includes a phase-locked loop for synthesizing a transmitter clock signal for an external circuit, a phase interpolator coupled to the phase-locked loop for delaying or advancing the transmitter clock signal in response to a phase control signal to generate a delayed or advanced transmitter clock signal for the data serializer, a phase detector for measuring a phase difference between the delayed or advanced transmitter clock signal further delayed through the data serializer and the transmitter clock signal delayed through an external circuit, and a loop filter coupled to the phase detector for generating the phase control signal as a function of the phase difference between the delayed or advanced transmitter clock signal further delayed through the data serializer and the transmitter clock signal delayed through the external circuit.

Hardware Implementation Scheme To Adapt Coefficients For Data Dependent Noise Prediction And Soft Output Viterbi Algorithm

View page
US Patent:
8489971, Jul 16, 2013
Filed:
May 27, 2011
Appl. No.:
13/117955
Inventors:
Kai Keung Chan - Fremont CA, US
Kin Man Ng - Cupertino CA, US
Jason Bellorado - Santa Clara CA, US
Assignee:
SK hynix memory solutions inc. - San Jose CA
International Classification:
H03M 13/03
US Classification:
714795
Abstract:
A system for adapting coefficients of a soft output Viterbi algorithm (SOVA) is disclosed. The system includes a receiver configured to select an output of an SOVA detector at least in part based on a criterion. The receiver is configured to store the selected output of the SOVA detector. The receiver is further configured to store a signal that corresponds to the stored selected output of the SOVA detector, wherein the input to the SOVA detector is derived from the signal. The receiver is further configured to adapt a plurality of coefficients of the SOVA detector at least in part based on the stored selected output of the SOVA detector, the stored signal, and a corresponding data pattern. The system includes an interface coupled to the receiver and configured to receive samples.

Data Recovery Using Existing Reconfigurable Read Channel Hardware

View page
US Patent:
8631311, Jan 14, 2014
Filed:
Apr 23, 2012
Appl. No.:
13/453729
Inventors:
Kai Keung Chan - Fremont CA, US
Yu Kou - San Jose CA, US
Wing Hui - San Jose CA, US
Assignee:
SK hynix memory solutions inc. - San Jose CA
International Classification:
G06F 11/00
US Classification:
714799, 714769
Abstract:
A method for recovering data is disclosed. A sensed analog signal is converted into digital samples using an analog-to-digital converter (ADC). The digital samples are processed into processed digital samples using a first filter. The processed digital samples are decoded into decoded data. Whether the decoded data is acceptable is then determined. The processed digital samples are fed back to the first filter using a reprocessing circuit such that the processed digital samples are reprocessed into reprocessed digital samples in the event that the decoded data is unacceptable. A set of reprocessing coefficients is provided for the first filter to reprocess the processed digital samples.

Digital Method For Synthesizing Composite Video Signals

View page
US Patent:
47180188, Jan 5, 1988
Filed:
Nov 21, 1985
Appl. No.:
6/800472
Inventors:
Edwin A. Sloane - Los Altos CA
Kai Y. Chan - Milpitas CA
David D. Yau - San Jose CA
Assignee:
Fairchild Semiconductor Corporation - Cupertino CA
International Classification:
G06F 1520
H04N 1700
US Classification:
364480
Abstract:
A digital test system for generating a test signal in the form of an amplitude and/or phase modulated sinusoidal signal at a given carrier frequency is disclosed. Arbitrary amplitude and phase modulation functions may be selected and are provided to the system in the form of digitally encoded data streams. The system does not require a digital multiplier. A signal in the form of an unmodulated carrier signal may also be generated.

Method And Apparatus For Facilitating Communication Between Programmable Logic Circuit And Application Specific Integrated Circuit With Clock Adjustment

View page
US Patent:
20180062654, Mar 1, 2018
Filed:
Feb 2, 2015
Appl. No.:
14/612076
Inventors:
Kai Keung Chan - Fremont CA, US
David Tsang - Los Altos CA, US
Chao-Chiang Chen - Cupertino CA, US
Assignee:
Agate Logic Inc. - Santa Clara CA
International Classification:
H03K 19/0175
H03K 19/02
H03K 19/177
Abstract:
A logic processing device, containing an application specific integrated circuit (“ASIC”) and field programmable gate array (“FPGA”), capable of automatically interfacing between ASIC and FPGA is disclosed. The logic processing device, in one aspect, includes a phase adjustment circuit, ASIC, and configurable logic circuit (“CLC”) wherein the CLC can be an FPGA. While ASIC is able to perform a specific function in accordance with an ASIC clock domain, the CLC is capable of performing a programmable logic function in accordance with an FPGA clock domain. The phase adjustment circuit is used to automatically facilitate a communication between the ASIC and the CLC in accordance with the ASIC clock domain and the FPGA clock domain.

Receiver With Adjustable Reference Voltages

View page
US Patent:
20160301420, Oct 13, 2016
Filed:
Jun 15, 2016
Appl. No.:
15/183723
Inventors:
- Sunnyvale CA, US
Kai Keung Chan - Fremont CA, US
Yu Kou - San Jose CA, US
International Classification:
H03M 1/10
H03M 1/12
H03M 1/34
Abstract:
A receiver having an analog to digital converter with adjustable reference voltages that are calibrated to account for process variations. The receiver comprises an analog to digital converter. The analog to digital converter includes a reference generator to generate a set of N reference voltages. The reference generator adjusts voltage levels of the set of N reference voltages based on one or more control signals. A plurality of comparators compare an input signal to the set of N reference voltages. A calibration circuit generates the one or more control signals for adjusting the voltage levels of the N reference voltages based on outputs of the comparators.

Receiver With Adjustable Reference Voltages

View page
US Patent:
20160126970, May 5, 2016
Filed:
Oct 31, 2014
Appl. No.:
14/530224
Inventors:
- Sunnyvale CA, US
Kai Keung Chan - Fremont CA, US
Yu Kou - San Jose CA, US
International Classification:
H03M 1/10
H03M 1/36
H03M 1/12
Abstract:
A receiver having an analog to digital converter with adjustable reference voltages that are calibrated to account for process variations. The receiver comprises an analog to digital converter. The analog to digital converter includes a reference generator to generate a set of N reference voltages. The reference generator adjusts voltage levels of the set of N reference voltages based on one or more control signals. A plurality of comparators compare an input signal to the set of N reference voltages. A calibration circuit generates the one or more control signals for adjusting the voltage levels of the N reference voltages based on outputs of the comparators.
Kai Ho Chan from Daly City, CA, age ~33 Get Report